

# STM32G4 Technique Training

- Power
- Reset and Clock Control





# STM32G4 - PWR



### Power schemes





### Power schemes 4

#### Optimized power and performance thanks to independent power supplies

- V<sub>DD</sub> from 1.71 to 3.6 V
  - VDD must be set if any other independent supply is provided
- V<sub>DDA</sub> from 1.62 to 3.6 V
- $V_{REF+} = V_{DDA}$  when  $V_{DDA} < 2 \text{ V}$  and from 2V to  $V_{DDA}$  when  $V_{DDA} > 2 \text{ V}$
- V<sub>BAT</sub> from 1.55 to 3.6V including the RTC and 128-byte backup registers



### Power schemes \_\_

- Independent voltage reference supplies
  - for analog performance
- VREF+: reference voltage for ADCs and DACs
  - It can be provided either by an external reference voltage or by the internal voltage reference buffer.
  - VREF+ pin, and thus the internal voltage reference, is available in most of packages even in the 64-pin and 48-pin.
  - VREF+ pin, and thus the internal voltage reference, is not available on the 32-pin package.
    - Double-bonded with VDDA which can be connected to an external reference.
    - The internal voltage reference buffer is not available and must be kept disabled.
  - Two VREF+ pins in the LQFP128 package.



### Power supply supervisor \_\_\_\_

#### Safe and ultra-low-power reset management

- POR & PDR
- Brown-out reset is always enabled in all modes except Shutdown mode
  - Ensure reset as soon as MCU drops below selected threshold, regardless of the VDD slope.
  - 5 thresholds selected by option byte **BOR\_LEV[2:0]**, from  $V_{BOR0} = 1.7 \text{ V}$  to  $V_{BOR4} = 2.8 \text{ V}$ .
- Power voltage detector active in all modes except Standby and Shutdown
  - 7 thresholds + external pin, selectable by software
- Peripheral Voltage Monitor PVM
  - 2 PVM thresholds to monitor the VDDA min voltage for analog peripherals (COMP/DAC/OPAMP/VREFBUF)



 One Main regulator with two voltage ranges for Dynamic Voltage Scaling; used in Run, Sleep and Stop 0 modes



 One Low-power regulator for Low-power run, Low-power sleep and Stop 1 modes as well as for RAM retention in Standby

### Voltage regulators





### Run mode: Range 1

#### **Available peripherals**

**GPIO DMA FSMC QUADSPI** BOR PVD, PVM **UCPD USB** device **USART LPUART** I2C SPI CAN SAI **ADC** DAC **OPAMP** COMP Temp Sensor **Timers** LPTIM 1 **IWDG WWDG Systick Timer** RNG **AES** CRC

**Ex: Execution from Flash memory** 

Cortex M4

SRAM 1

Flash memory (512
Kbyte)

CCM SRAM

Main regulator (MR)

Range 1 (up to 170 MHz)

Range 2 (up to 26 MHz)

Low-power regulator (LPR)
 up to 2 MHz

Available clocks
HSI16
HSE
LSI
LSE

**Active cell** 

Clocked-off cell

Cell in powerdown

Available Periph and clock



### Run mode: Range 2

#### **Available peripherals**



Ex: Execution from SRAM

Cortex M4 SRAM 1 Flash memory SRAM 2 (512 Kbytes) **CCM SRAM** 

Main regulator (MR) Range 1 (up to 170 MHz) Range 2 (up to 26 MHz) Low-power regulator (LPR) up to 2 MHz

**Available** clocks HSI16 HSE LSI LSE

**Active cell** 

**Clocked-off** cell

Cell in powerdown

**Available** Periph and clock



### Low-power run mode 10

#### **Available peripherals**



**Ex: Execution from Flash memory** 

Cortex M4

Flash memory (512 Kbyte)

SRAM 1

SRAM 2

**CCM SRAM** 

Main regulator (MR)

Range 1 (up to 170 MHz)

Range 2 (up to 26 MHz)

Low-power regulator (LPR) up to 2 MHz

**Available** 

| clocks |
|--------|
| HSI16  |
| HSE    |
| LSI    |
| LSE    |
|        |

**Active cell** 

Clocked-off cell

Cell in powerdown

**Available** Periph and clock



### Run and Low-power run modes

- Each peripheral clock can be configured to be ON or OFF
  - After reset, all peripheral clocks are OFF, except Flash interface clock
  - SRAM1, SRAM2 and CCM SRAM clocks always ON in Run mode
- When running from SRAM1 or SRAM2 or CCM SRAM (in Run or Lowpower run):
  - Flash can be put in Power-down mode
  - Flash clock can be switched off



## Sleep mode: Range 1

#### **Available peripherals**



**Ex: Flash memory ON** 



clocks
HSI16
HSE
LSI
LSE

**Active cell** 

Clocked-off cell

Cell in powerdown

Available Periph and clock



**Available** 

Periph and clock

### Low-power sleep mode

#### **Available peripherals**







### Stop modes 14

#### Lowest power modes with full retention

- SRAM1, SRAM2 and CCM SRAM and all peripheral registers retention
- All high-speed clocks are stopped
- LSE (32.768 kHz external oscillator) and LSI (32 kHz internal oscillator) can be enabled
- Several peripherals can be active and wake up from Stop modes
- System clock at wakeup is the **HSI16**



### Stop1 mode 15

#### **Available peripherals**



I/Os kept, and configurable



#### Wake-up event

**NRST** BOR PVD PVM RTC + Tamper **USB** device **USART LP UART** 12C COMP LPTIM 1 **IWDG GPIOs** 

**Available cell** 



### Standby mode 16

#### Lowest power mode with SRAM2 retention, switch to VBAT and I/O control

- By default: no SRAM2 nor registers retention (voltage regulators in power down). **128-byte backup registers** always retained.
- Possibility to **retain SRAM2 16 Kbytes.**
- Ultra Low Power **BOR** always ON: safe reset regardless of VDD slope.
- Configurable **pull-up** or **pull-down** or none for each I/O PWR\_PUCRx / PWR\_PDCRx registers (x = A,B,...H), applied when **APC** is set in PWR\_CR3 register => Allows to control external component inputs state
- **5 wakeup pins**: the polarity of each of the **5** wakeup pins is configurable
- Wakeup clock is **HSI16 at 16MHz**.



#### **Available peripherals**

## Standby mode with SRAM2



I/Os can be configured w/ or w/o pull-up w/ or w/o pull-down





#### **Available peripherals**



I/Os can be configured w/ or w/o pull-up w/ or w/o pull-down

# Standby mode \_\_\_\_\_\_



Wake-up event NRST BOR RTC + Tamper **IWDG** 

**Available cell** 

5 WKUP pins



#### **Available** peripherals Shutdown mode 19 **GPIO** I/Os can be configured w/ or w/o pull-up **FSMC** w/ or w/o pull-down **QSPI** But floating when exit from Shutdown PVD. PVM USART LP UART 12C SPI CAN SAI Main regulator (MR) Cortex M4 DAC SRAM 1 Flash Wake-up memory LPTIM 1 (512 event **Low Power regulator IWDG** SRAM 2 Kbyte) (LPR) NRST WWDG **Systick Timer** RTC + Tamper **CCM SRAM AES Available** Backup domain **5 WKUP pins** CRC clocks **Backup Register** (32x32 bits) HSE RTC LSI LSE Active cell **Clocked-off cell Available cell** Cell in power-down



## Low-power modes summary 20

| Mode     | Regulator      | CPU  | Flash              | SRAM               | Clocks            | Peripherals                                                                                         |
|----------|----------------|------|--------------------|--------------------|-------------------|-----------------------------------------------------------------------------------------------------|
| Run      | R1             | Yes  | ON <sup>(1</sup> ) | ON                 | Any               | All                                                                                                 |
| Kuli     | R2             | 162  | ON(·)              | ON A               | Ally              | All except USB, RNG                                                                                 |
| LPRun    | LPR            | Yes  | ON <sup>(1</sup> ) | ON                 | Any<br>except PLL | All except USB, RNG                                                                                 |
|          | R1             |      |                    | 0.1/2)             |                   | All                                                                                                 |
| Sleep    | R2             | No   | ON <sup>(1</sup> ) | ON <sup>(2</sup> ) | Any               | Any IT or event                                                                                     |
| LPSleep  | LPR            | No   | ON <sup>(1</sup> ) | ON <sup>(2</sup> ) | Any<br>except PLL | All except USB, RNG<br>Any IT or event                                                              |
| Stop1    | LPR<br>(or MR) | No   | OFF                | ON                 | LSE/LSI           | Reset pin, all I/Os<br>BOR,PVD,PVM,RTC,IWDG,<br>COMPx,DACx,OPAMPx,USARTx,<br>LPUART,I2Cx,LPTIM1,USB |
| G. II    | LPR            | DOWN | OFF                | SRAM2 ON           | LSE/LSI           | Reset pin, 5 WKUPx pins<br>BOR, RTC, IWDG                                                           |
| Standby  | OFF            | DOWN | OFF                | DOWN               |                   |                                                                                                     |
| Shutdown | OFF            | DOWN | OFF                | DOWN               | LSE               | Reset pin, 5 WKUPx pins<br>RTC                                                                      |

- 1. Can be put in power-down and clock can be gated off
- 2. SRAM1, SRAM2 and CCM SRAM can be gated off independently



# Low-power modes transitions 21





## VBAT backup domain 22

#### RTC still running and backup registers preserved in case of V<sub>DD</sub> loss

- Backup domain contains:
  - RTC clocked by 32.768 kHz LSE oscillator, including 3 tamper pins
  - 128 bytes backup registers
  - RCC BDCR register
- Automatic internal switch between V<sub>BAT</sub> and V<sub>DD</sub> when V<sub>DD</sub> is powered down and powered on
- Internal connection to ADC for voltage monitoring (V<sub>BAT</sub>/3)



**Available cell** 

#### **Available peripherals**

**GPIO** PVD. PVM **USB** device USART LP UART CAN SAI **ADC** DAC **OPAMP** COMP Timers LPTIM 1 **IWDG WWDG Systick Timer** RNG CRC

### VBAT mode 23





## Some preliminary consumption figures (G474)

| RUN (Range1 boost) at 17 | 0 MHz from Flash | 174 μA / MHz                            |
|--------------------------|------------------|-----------------------------------------|
| RUN (Range1) at 150 MHz  | :                | 143 μA / MHz*                           |
| RUN (Range2) at 26 MHz   |                  | 125 μA / MHz*                           |
| LPRUN at 2 MHz           |                  | 365 μΑ                                  |
| SLEEP at 26 MHz          | 37 μ <i>Α</i>    | A / MHz                                 |
| STOP 1 (full retention)  | 80 <b>µA</b>     |                                         |
| STANDBY + 16 KB RAM      | 375 nA           | _                                       |
| STANDBY                  | 130 nA           |                                         |
| SHUTDOWN                 | 43 nA            | Typ @ VDD = 1.8V @                      |
| VBAT                     | 7 nA             | Oscillator: HSE Bypas<br>* : from SRAM1 |

@ 25 °C

ass for LPRUN



### Option bytes 25

- 3 option bits can be configured in Flash options bytes to prohibit a given low-power mode:
  - nRST\_SHDWN: When cleared, a Reset is generated when entering Shutdown mode
  - nRST\_STDBY: When cleared, a Reset is generated when entering Standby mode
  - nRST\_STOP: When cleared, a Reset is generated when entering Stop modes



### Debug information 26

- 3 bits in DBGMCU\_CR register allows to debug in Sleep, Stop, Standby and Shutdown modes:
  - DBG\_STANDBY: When set, the digital part is not unpowered in Standby and Shutdown modes, and HCLK and FCLK remain ON, provided by internal RC. In addition, the MCU in under system reset during Standby/Shutdown.
  - DBG\_STOP: When set, HCLK and FCLK remain ON in Stop modes, provided by internal RC.
  - DBG SLEEP: When set, HCLK and FCLK remain ON in Sleep and Low-power sleep modes.
- When those bits are set, the connection with debugger is kept during the low-power mode. After wakeup, the debug is still possible.





# STM32G4 - RCC

Reset and clock controller



- The STM32G4 reset and clock controller manages system and peripheral clocks
  - 3 internal oscillators
  - 2 external oscillators (crystal or resonator)
  - One PLL
  - Many peripherals have independent clocks
- The RCC manages the various system and peripheral resets.

### Application benefits

- High flexibility in choice of clock sources to meet consumption and accuracy requirements.
- Many independent peripheral clocks allow for adjusting power consumption without impacting communication baud rates, and to keep some peripherals active in low-power modes.
- Safe and flexible reset management



### Reset key features 29

#### Safe and flexible reset management without external components

- Manages three types of reset:
  - System reset
  - Power reset
  - Backup domain reset
- Peripherals have individual reset control bits



### Reset sources 30

### System reset

- Resets all registers except the reset flags in the RCC\_CSR register, PWR registers, and the Backup domain
- Reset sources
  - Low level on the NRST pin (external reset)
  - WWDG event
  - IWDG event
  - A software reset (through NVIC)
  - Low-power-mode security reset
  - Option byte loader reset
  - Brown-out reset





### Reset sources 31

- NRST Pin new design => PG10-NRST
  - The configuration of the Reset circuitry is done through the option bytes NRST\_MODE[1:0] and IRHEN (Internal reset holder option bit)

|                          | Configurat | ion   | Behavior                                                                 |
|--------------------------|------------|-------|--------------------------------------------------------------------------|
| Mode                     | NRST_MODE  | IRHEN |                                                                          |
| Input/Output<br>(Legacy) | 11         | 0     | 20 us Output pulse generated on NRST pin in case of Internal Reset       |
| ( 3 )/                   |            | 1     | Output pulse maintained until NRST voltage reach Vil threshold (~0.3VDD) |
| Input only               | 01         | Х     | Internal Reset are not propagated outside of the part (PU always ON)     |
| GPIO                     | 10         | Х     | PG10 only, No Reset Pin                                                  |



### Reset sources 32

#### Power reset

- Sources
  - Power-on reset (POR) or Brown-out reset (BOR) => resets all registers except those in the Backup domain
  - Exit from Standby => resets all registers in VCORE domain
    - · Registers outside the VCORE domain (RTC, WKUP, IWDG, and Standby/Shutdown mode control) are not impacted.
  - Exit from Shutdown generates a BOR reset.

### Backup domain reset

- Resets Backup domain RTC registers, Backup registers, and the RCC BDCR register
- Sources
  - Software reset triggered by setting BDRST bit in RCC BDCR register
  - VDD or VBAT power on, if both supplies have previously been powered off



### Clock key features 33

#### Choice of clock sources for low-power, accuracy, and performance

#### Three internal clock sources

- High-speed internal 16 MHz RC oscillator (HSI16)
- High-speed internal 48 MHz RC oscillator (HSI48)
- Low-speed internal 32 kHz RC oscillator (LSI)

#### Two external oscillators

- High-speed external 4 to 48 MHz oscillator (HSE) with clock security system
- Low-speed external 32.768 kHz oscillator (LSE) with clock security system
- One PLL, with three independent outputs



# Clock key features 34

|                        | STM32F3                                                                    | STM32G4                                                                     |  |  |  |
|------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|--|
| Internal clock sources | High-speed internal 16 MHz RC oscillator (HSI16)                           |                                                                             |  |  |  |
| ocarooc                | Low-speed internal 40 kH<br>RC oscillator (LSI)                            | z Low-speed internal 32 kHz<br>RC oscillator (LSI)                          |  |  |  |
|                        | NA                                                                         | High-speed internal 48 MHz<br>RC oscillator (HSI48)                         |  |  |  |
| External clock sources | High-speed external 4 to 3 MHz oscillator (HSE) with clock security system | High-speed external 4 to 48 MHz oscillator (HSE) with clock security system |  |  |  |
|                        | Low-speed external 32.768 kHz oscillator (LSE) with clock security system  |                                                                             |  |  |  |
| PLL                    | One PLL with a single output                                               | One PLL with three independent outputs                                      |  |  |  |



### Simplified clock tree 35









### System Clock Selection 37

- Switching from Low to High speed or from High to Low speed system. clock, it is recommended to use a transition state with a medium speed clock for at least 1us.
- Clock source switching conditions:
  - Switching from HSE or HSI to PLL with AHB frequency (HCLK) higher than 80MHz.
  - Switching from PLL with HCLK higher than 80MHz to HSE or HSI.
- Transition state:
  - Set the AHB prescaler HPRE[3:0] bits to divide System frequency by 2
  - Switch system clock to PLL
  - Reconfigure AHB prescaler bits to needed HCLK frequency



### Clock tree





### Clock-out capability •





### Internal/external clock measurement with Timers







### Clock gating 41

#### Dynamic consumption optimization in (LP)Run and (LP)Sleep modes

- Peripheral clock enable registers
  - Peripherals clocks disabled by default (except Flash)
  - Registers read and write access not supported when clock is disabled.
  - Caution: SRAM1/SRAM2/CCM SRAM do not have enable bit (always enabled in Run/LPRun modes)
- Peripheral clock enable registers in Sleep and Stop modes
  - Enables or disables the peripheral clocks in Sleep, LPSleep, Stop 0/1 modes
    - No effect if corresponding peripheral clock enable is cleared
    - Affects Sleep and Stop modes (for peripheral with independent clock active in Stop mode)
  - Caution: SRAM1/SRAM2/CCM SRAM clocks are enabled by default in Sleep/LPSleep modes



# Releasing Your Creativity





